2019-08-14 16:14:34 +00:00
|
|
|
// Copyright © 2019 Intel Corporation
|
|
|
|
//
|
|
|
|
// SPDX-License-Identifier: Apache-2.0
|
|
|
|
//
|
2020-08-27 17:32:03 +00:00
|
|
|
use crate::cpu::CpuManager;
|
|
|
|
use crate::device_manager::DeviceManager;
|
|
|
|
use crate::memory_manager::MemoryManager;
|
2021-06-02 19:08:04 +00:00
|
|
|
use crate::{GuestMemoryMmap, GuestRegionMmap};
|
2021-01-25 10:48:45 +00:00
|
|
|
use acpi_tables::sdt::GenericAddress;
|
2021-03-25 15:57:27 +00:00
|
|
|
use acpi_tables::{aml::Aml, rsdp::Rsdp, sdt::Sdt};
|
2021-01-31 06:27:01 +00:00
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
use arch::aarch64::DeviceInfoForFdt;
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
use arch::DeviceType;
|
2021-08-06 23:28:42 +00:00
|
|
|
#[cfg(any(target_arch = "aarch64", feature = "acpi"))]
|
|
|
|
use arch::NumaNodes;
|
2021-01-25 10:48:45 +00:00
|
|
|
|
2020-09-21 09:59:15 +00:00
|
|
|
use bitflags::bitflags;
|
2020-08-27 17:32:03 +00:00
|
|
|
use std::sync::{Arc, Mutex};
|
2021-06-02 19:08:04 +00:00
|
|
|
use vm_memory::{Address, ByteValued, Bytes, GuestAddress, GuestMemoryRegion};
|
2019-09-27 13:11:50 +00:00
|
|
|
|
2021-01-31 02:16:17 +00:00
|
|
|
/* Values for Type in APIC sub-headers */
|
|
|
|
#[cfg(target_arch = "x86_64")]
|
|
|
|
pub const ACPI_APIC_PROCESSOR: u8 = 0;
|
|
|
|
#[cfg(target_arch = "x86_64")]
|
|
|
|
pub const ACPI_APIC_IO: u8 = 1;
|
|
|
|
#[cfg(target_arch = "x86_64")]
|
|
|
|
pub const ACPI_APIC_XRUPT_OVERRIDE: u8 = 2;
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
pub const ACPI_APIC_GENERIC_CPU_INTERFACE: u8 = 11;
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
pub const ACPI_APIC_GENERIC_DISTRIBUTOR: u8 = 12;
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
pub const ACPI_APIC_GENERIC_REDISTRIBUTOR: u8 = 14;
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
pub const ACPI_APIC_GENERIC_TRANSLATOR: u8 = 15;
|
|
|
|
|
2021-06-23 21:54:20 +00:00
|
|
|
#[allow(dead_code)]
|
2019-08-20 06:31:44 +00:00
|
|
|
#[repr(packed)]
|
|
|
|
#[derive(Default)]
|
2021-03-25 17:01:21 +00:00
|
|
|
struct PciRangeEntry {
|
2019-08-20 06:31:44 +00:00
|
|
|
pub base_address: u64,
|
|
|
|
pub segment: u16,
|
|
|
|
pub start: u8,
|
|
|
|
pub end: u8,
|
2019-09-03 13:54:06 +00:00
|
|
|
_reserved: u32,
|
2019-08-20 06:31:44 +00:00
|
|
|
}
|
|
|
|
|
2021-06-23 21:54:20 +00:00
|
|
|
#[allow(dead_code)]
|
2020-08-27 17:32:03 +00:00
|
|
|
#[repr(packed)]
|
|
|
|
#[derive(Default)]
|
|
|
|
struct MemoryAffinity {
|
|
|
|
pub type_: u8,
|
|
|
|
pub length: u8,
|
|
|
|
pub proximity_domain: u32,
|
|
|
|
_reserved1: u16,
|
|
|
|
pub base_addr_lo: u32,
|
|
|
|
pub base_addr_hi: u32,
|
|
|
|
pub length_lo: u32,
|
|
|
|
pub length_hi: u32,
|
|
|
|
_reserved2: u32,
|
|
|
|
pub flags: u32,
|
|
|
|
_reserved3: u64,
|
|
|
|
}
|
|
|
|
|
2021-06-23 21:54:20 +00:00
|
|
|
#[allow(dead_code)]
|
2020-08-28 17:36:35 +00:00
|
|
|
#[repr(packed)]
|
|
|
|
#[derive(Default)]
|
|
|
|
struct ProcessorLocalX2ApicAffinity {
|
|
|
|
pub type_: u8,
|
|
|
|
pub length: u8,
|
|
|
|
_reserved1: u16,
|
|
|
|
pub proximity_domain: u32,
|
|
|
|
pub x2apic_id: u32,
|
|
|
|
pub flags: u32,
|
|
|
|
pub clock_domain: u32,
|
|
|
|
_reserved2: u32,
|
|
|
|
}
|
|
|
|
|
2021-06-25 02:53:55 +00:00
|
|
|
#[allow(dead_code)]
|
|
|
|
#[repr(packed)]
|
|
|
|
#[derive(Default)]
|
|
|
|
struct ProcessorGiccAffinity {
|
|
|
|
pub type_: u8,
|
|
|
|
pub length: u8,
|
|
|
|
pub proximity_domain: u32,
|
|
|
|
pub acpi_processor_uid: u32,
|
|
|
|
pub flags: u32,
|
|
|
|
pub clock_domain: u32,
|
|
|
|
}
|
|
|
|
|
2020-09-21 09:59:15 +00:00
|
|
|
bitflags! {
|
|
|
|
pub struct MemAffinityFlags: u32 {
|
|
|
|
const NOFLAGS = 0;
|
|
|
|
const ENABLE = 0b1;
|
|
|
|
const HOTPLUGGABLE = 0b10;
|
|
|
|
const NON_VOLATILE = 0b100;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl MemoryAffinity {
|
|
|
|
fn from_region(
|
|
|
|
region: &Arc<GuestRegionMmap>,
|
|
|
|
proximity_domain: u32,
|
|
|
|
flags: MemAffinityFlags,
|
|
|
|
) -> Self {
|
2021-07-09 09:22:35 +00:00
|
|
|
Self::from_range(
|
|
|
|
region.start_addr().raw_value(),
|
|
|
|
region.len(),
|
|
|
|
proximity_domain,
|
|
|
|
flags,
|
|
|
|
)
|
|
|
|
}
|
|
|
|
|
|
|
|
fn from_range(
|
|
|
|
base_addr: u64,
|
|
|
|
size: u64,
|
|
|
|
proximity_domain: u32,
|
|
|
|
flags: MemAffinityFlags,
|
|
|
|
) -> Self {
|
2020-09-21 09:59:15 +00:00
|
|
|
let base_addr_lo = (base_addr & 0xffff_ffff) as u32;
|
|
|
|
let base_addr_hi = (base_addr >> 32) as u32;
|
2021-07-09 09:22:35 +00:00
|
|
|
let length_lo = (size & 0xffff_ffff) as u32;
|
|
|
|
let length_hi = (size >> 32) as u32;
|
2020-09-21 09:59:15 +00:00
|
|
|
|
|
|
|
MemoryAffinity {
|
|
|
|
type_: 1,
|
|
|
|
length: 40,
|
|
|
|
proximity_domain,
|
|
|
|
base_addr_lo,
|
|
|
|
base_addr_hi,
|
|
|
|
length_lo,
|
|
|
|
length_hi,
|
|
|
|
flags: flags.bits(),
|
|
|
|
..Default::default()
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-06-23 21:54:20 +00:00
|
|
|
#[allow(dead_code)]
|
2021-06-14 13:38:24 +00:00
|
|
|
#[repr(packed)]
|
|
|
|
#[derive(Default)]
|
|
|
|
struct ViotVirtioPciNode {
|
|
|
|
pub type_: u8,
|
|
|
|
_reserved: u8,
|
|
|
|
pub length: u16,
|
|
|
|
pub pci_segment: u16,
|
|
|
|
pub pci_bdf_number: u16,
|
|
|
|
_reserved2: [u8; 8],
|
|
|
|
}
|
|
|
|
|
2021-06-23 21:54:20 +00:00
|
|
|
#[allow(dead_code)]
|
2021-06-14 13:38:24 +00:00
|
|
|
#[repr(packed)]
|
|
|
|
#[derive(Default)]
|
|
|
|
struct ViotPciRangeNode {
|
|
|
|
pub type_: u8,
|
|
|
|
_reserved: u8,
|
|
|
|
pub length: u16,
|
|
|
|
pub endpoint_start: u32,
|
|
|
|
pub pci_segment_start: u16,
|
|
|
|
pub pci_segment_end: u16,
|
|
|
|
pub pci_bdf_start: u16,
|
|
|
|
pub pci_bdf_end: u16,
|
|
|
|
pub output_node: u16,
|
|
|
|
_reserved2: [u8; 6],
|
|
|
|
}
|
|
|
|
|
2019-09-18 14:11:56 +00:00
|
|
|
pub fn create_dsdt_table(
|
2020-02-27 09:29:03 +00:00
|
|
|
device_manager: &Arc<Mutex<DeviceManager>>,
|
2019-12-06 15:25:57 +00:00
|
|
|
cpu_manager: &Arc<Mutex<CpuManager>>,
|
2020-01-10 16:11:32 +00:00
|
|
|
memory_manager: &Arc<Mutex<MemoryManager>>,
|
2021-03-25 15:57:27 +00:00
|
|
|
) -> Sdt {
|
2019-08-21 11:12:24 +00:00
|
|
|
// DSDT
|
2021-03-25 15:57:27 +00:00
|
|
|
let mut dsdt = Sdt::new(*b"DSDT", 36, 6, *b"CLOUDH", *b"CHDSDT ", 1);
|
2019-12-06 16:14:32 +00:00
|
|
|
|
2020-02-27 09:29:03 +00:00
|
|
|
dsdt.append_slice(device_manager.lock().unwrap().to_aml_bytes().as_slice());
|
2019-12-06 15:25:57 +00:00
|
|
|
dsdt.append_slice(cpu_manager.lock().unwrap().to_aml_bytes().as_slice());
|
2020-01-10 16:11:32 +00:00
|
|
|
dsdt.append_slice(memory_manager.lock().unwrap().to_aml_bytes().as_slice());
|
2019-08-21 11:12:24 +00:00
|
|
|
|
|
|
|
dsdt
|
|
|
|
}
|
2019-11-25 15:13:46 +00:00
|
|
|
|
2021-05-18 12:43:53 +00:00
|
|
|
fn create_facp_table(dsdt_offset: GuestAddress) -> Sdt {
|
|
|
|
// Revision 6 of the ACPI FADT table is 276 bytes long
|
|
|
|
let mut facp = Sdt::new(*b"FACP", 276, 6, *b"CLOUDH", *b"CHFACP ", 1);
|
|
|
|
|
|
|
|
// x86_64 specific fields
|
|
|
|
#[cfg(target_arch = "x86_64")]
|
|
|
|
{
|
|
|
|
// PM_TMR_BLK I/O port
|
|
|
|
facp.write(76, 0xb008u32);
|
|
|
|
// RESET_REG
|
|
|
|
facp.write(116, GenericAddress::io_port_address::<u8>(0x3c0));
|
|
|
|
// RESET_VALUE
|
|
|
|
facp.write(128, 1u8);
|
|
|
|
// X_PM_TMR_BLK
|
|
|
|
facp.write(208, GenericAddress::io_port_address::<u32>(0xb008));
|
|
|
|
// SLEEP_CONTROL_REG
|
|
|
|
facp.write(244, GenericAddress::io_port_address::<u8>(0x3c0));
|
|
|
|
// SLEEP_STATUS_REG
|
|
|
|
facp.write(256, GenericAddress::io_port_address::<u8>(0x3c0));
|
|
|
|
}
|
|
|
|
|
2021-02-18 08:35:03 +00:00
|
|
|
// aarch64 specific fields
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
// ARM_BOOT_ARCH: enable PSCI with HVC enable-method
|
|
|
|
facp.write(129, 3u16);
|
|
|
|
|
2021-05-18 12:43:53 +00:00
|
|
|
// Architecture common fields
|
|
|
|
// HW_REDUCED_ACPI, RESET_REG_SUP, TMR_VAL_EXT
|
|
|
|
let fadt_flags: u32 = 1 << 20 | 1 << 10 | 1 << 8;
|
|
|
|
facp.write(112, fadt_flags);
|
|
|
|
// FADT minor version
|
|
|
|
facp.write(131, 3u8);
|
|
|
|
// X_DSDT
|
|
|
|
facp.write(140, dsdt_offset.0);
|
|
|
|
// Hypervisor Vendor Identity
|
|
|
|
facp.write(268, b"CLOUDHYP");
|
|
|
|
|
|
|
|
facp.update_checksum();
|
|
|
|
|
|
|
|
facp
|
|
|
|
}
|
|
|
|
|
|
|
|
fn create_mcfg_table() -> Sdt {
|
|
|
|
let mut mcfg = Sdt::new(*b"MCFG", 36, 1, *b"CLOUDH", *b"CHMCFG ", 1);
|
|
|
|
|
|
|
|
// MCFG reserved 8 bytes
|
|
|
|
mcfg.append(0u64);
|
|
|
|
|
|
|
|
// 32-bit PCI enhanced configuration mechanism
|
|
|
|
mcfg.append(PciRangeEntry {
|
|
|
|
base_address: arch::layout::PCI_MMCONFIG_START.0,
|
|
|
|
segment: 0,
|
|
|
|
start: 0,
|
2021-02-04 13:02:44 +00:00
|
|
|
end: ((arch::layout::PCI_MMCONFIG_SIZE - 1) >> 20) as u8,
|
2021-05-18 12:43:53 +00:00
|
|
|
..Default::default()
|
|
|
|
});
|
|
|
|
mcfg
|
|
|
|
}
|
|
|
|
|
|
|
|
fn create_srat_table(numa_nodes: &NumaNodes) -> Sdt {
|
|
|
|
let mut srat = Sdt::new(*b"SRAT", 36, 3, *b"CLOUDH", *b"CHSRAT ", 1);
|
|
|
|
// SRAT reserved 12 bytes
|
|
|
|
srat.append_slice(&[0u8; 12]);
|
|
|
|
|
|
|
|
// Check the MemoryAffinity structure is the right size as expected by
|
|
|
|
// the ACPI specification.
|
|
|
|
assert_eq!(std::mem::size_of::<MemoryAffinity>(), 40);
|
|
|
|
|
|
|
|
for (node_id, node) in numa_nodes.iter() {
|
|
|
|
let proximity_domain = *node_id as u32;
|
|
|
|
|
2021-08-06 23:28:42 +00:00
|
|
|
for region in &node.memory_regions {
|
2021-05-18 12:43:53 +00:00
|
|
|
srat.append(MemoryAffinity::from_region(
|
|
|
|
region,
|
|
|
|
proximity_domain,
|
|
|
|
MemAffinityFlags::ENABLE,
|
|
|
|
))
|
|
|
|
}
|
|
|
|
|
2021-08-06 23:28:42 +00:00
|
|
|
for region in &node.hotplug_regions {
|
2021-05-18 12:43:53 +00:00
|
|
|
srat.append(MemoryAffinity::from_region(
|
|
|
|
region,
|
|
|
|
proximity_domain,
|
|
|
|
MemAffinityFlags::ENABLE | MemAffinityFlags::HOTPLUGGABLE,
|
|
|
|
))
|
|
|
|
}
|
|
|
|
|
2021-07-09 09:22:35 +00:00
|
|
|
#[cfg(target_arch = "x86_64")]
|
2021-08-06 23:28:42 +00:00
|
|
|
for section in &node.sgx_epc_sections {
|
2021-07-09 09:22:35 +00:00
|
|
|
srat.append(MemoryAffinity::from_range(
|
|
|
|
section.start().raw_value(),
|
|
|
|
section.size(),
|
|
|
|
proximity_domain,
|
|
|
|
MemAffinityFlags::ENABLE,
|
|
|
|
))
|
|
|
|
}
|
|
|
|
|
2021-08-06 23:28:42 +00:00
|
|
|
for cpu in &node.cpus {
|
2021-05-18 12:43:53 +00:00
|
|
|
let x2apic_id = *cpu as u32;
|
|
|
|
|
|
|
|
// Flags
|
|
|
|
// - Enabled = 1 (bit 0)
|
|
|
|
// - Reserved bits 1-31
|
|
|
|
let flags = 1;
|
|
|
|
|
2021-06-25 02:53:55 +00:00
|
|
|
#[cfg(target_arch = "x86_64")]
|
2021-05-18 12:43:53 +00:00
|
|
|
srat.append(ProcessorLocalX2ApicAffinity {
|
|
|
|
type_: 2,
|
|
|
|
length: 24,
|
|
|
|
proximity_domain,
|
|
|
|
x2apic_id,
|
|
|
|
flags,
|
|
|
|
clock_domain: 0,
|
|
|
|
..Default::default()
|
|
|
|
});
|
2021-06-25 02:53:55 +00:00
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
srat.append(ProcessorGiccAffinity {
|
|
|
|
type_: 3,
|
|
|
|
length: 18,
|
|
|
|
proximity_domain,
|
|
|
|
acpi_processor_uid: x2apic_id,
|
|
|
|
flags,
|
|
|
|
clock_domain: 0,
|
|
|
|
});
|
2021-05-18 12:43:53 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
srat
|
|
|
|
}
|
|
|
|
|
|
|
|
fn create_slit_table(numa_nodes: &NumaNodes) -> Sdt {
|
|
|
|
let mut slit = Sdt::new(*b"SLIT", 36, 1, *b"CLOUDH", *b"CHSLIT ", 1);
|
|
|
|
// Number of System Localities on 8 bytes.
|
|
|
|
slit.append(numa_nodes.len() as u64);
|
|
|
|
|
|
|
|
let existing_nodes: Vec<u32> = numa_nodes.keys().cloned().collect();
|
|
|
|
for (node_id, node) in numa_nodes.iter() {
|
2021-08-06 23:28:42 +00:00
|
|
|
let distances = &node.distances;
|
2021-05-18 12:43:53 +00:00
|
|
|
for i in existing_nodes.iter() {
|
|
|
|
let dist: u8 = if *node_id == *i {
|
|
|
|
10
|
|
|
|
} else if let Some(distance) = distances.get(i) {
|
|
|
|
*distance as u8
|
|
|
|
} else {
|
|
|
|
20
|
|
|
|
};
|
|
|
|
|
|
|
|
slit.append(dist);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
slit
|
|
|
|
}
|
|
|
|
|
2021-01-31 03:39:32 +00:00
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
fn create_gtdt_table() -> Sdt {
|
|
|
|
const ARCH_TIMER_NS_EL2_IRQ: u32 = 10;
|
|
|
|
const ARCH_TIMER_VIRT_IRQ: u32 = 11;
|
|
|
|
const ARCH_TIMER_S_EL1_IRQ: u32 = 13;
|
|
|
|
const ARCH_TIMER_NS_EL1_IRQ: u32 = 14;
|
|
|
|
const ACPI_GTDT_INTERRUPT_MODE_LEVEL: u32 = 0;
|
|
|
|
const ACPI_GTDT_CAP_ALWAYS_ON: u32 = 1 << 2;
|
|
|
|
|
|
|
|
let irqflags: u32 = ACPI_GTDT_INTERRUPT_MODE_LEVEL;
|
|
|
|
// GTDT
|
|
|
|
let mut gtdt = Sdt::new(*b"GTDT", 104, 2, *b"CLOUDH", *b"CHGTDT ", 1);
|
|
|
|
// Secure EL1 Timer GSIV
|
|
|
|
gtdt.write(48, (ARCH_TIMER_S_EL1_IRQ + 16) as u32);
|
|
|
|
// Secure EL1 Timer Flags
|
|
|
|
gtdt.write(52, irqflags);
|
|
|
|
// Non-Secure EL1 Timer GSIV
|
|
|
|
gtdt.write(56, (ARCH_TIMER_NS_EL1_IRQ + 16) as u32);
|
|
|
|
// Non-Secure EL1 Timer Flags
|
|
|
|
gtdt.write(60, (irqflags | ACPI_GTDT_CAP_ALWAYS_ON) as u32);
|
|
|
|
// Virtual EL1 Timer GSIV
|
|
|
|
gtdt.write(64, (ARCH_TIMER_VIRT_IRQ + 16) as u32);
|
|
|
|
// Virtual EL1 Timer Flags
|
|
|
|
gtdt.write(68, irqflags);
|
|
|
|
// EL2 Timer GSIV
|
|
|
|
gtdt.write(72, (ARCH_TIMER_NS_EL2_IRQ + 16) as u32);
|
|
|
|
// EL2 Timer Flags
|
|
|
|
gtdt.write(76, irqflags);
|
|
|
|
|
|
|
|
gtdt.update_checksum();
|
|
|
|
|
|
|
|
gtdt
|
|
|
|
}
|
|
|
|
|
2021-01-31 06:27:01 +00:00
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
fn create_spcr_table(base_address: u64, gsi: u32) -> Sdt {
|
|
|
|
// SPCR
|
|
|
|
let mut spcr = Sdt::new(*b"SPCR", 80, 2, *b"CLOUDH", *b"CHSPCR ", 1);
|
|
|
|
// Interface Type
|
|
|
|
spcr.write(36, 3u8);
|
|
|
|
// Base Address in format ACPI Generic Address Structure
|
|
|
|
spcr.write(40, GenericAddress::mmio_address::<u8>(base_address));
|
|
|
|
// Interrupt Type: Bit[3] ARMH GIC interrupt
|
|
|
|
spcr.write(52, (1 << 3) as u8);
|
|
|
|
// Global System Interrupt used by the UART
|
|
|
|
spcr.write(54, (gsi as u32).to_le());
|
|
|
|
// Baud Rate: 3 = 9600
|
|
|
|
spcr.write(58, 3u8);
|
|
|
|
// Stop Bits: 1 Stop bit
|
|
|
|
spcr.write(60, 1u8);
|
|
|
|
// Flow Control: Bit[1] = RTS/CTS hardware flow control
|
|
|
|
spcr.write(61, (1 << 1) as u8);
|
|
|
|
// PCI Device ID: Not a PCI device
|
|
|
|
spcr.write(64, 0xffff_u16);
|
|
|
|
// PCI Vendor ID: Not a PCI device
|
|
|
|
spcr.write(66, 0xffff_u16);
|
|
|
|
|
|
|
|
spcr.update_checksum();
|
|
|
|
|
|
|
|
spcr
|
|
|
|
}
|
|
|
|
|
2021-02-06 03:27:15 +00:00
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
fn create_iort_table() -> Sdt {
|
|
|
|
const ACPI_IORT_NODE_ITS_GROUP: u8 = 0x00;
|
|
|
|
const ACPI_IORT_NODE_PCI_ROOT_COMPLEX: u8 = 0x02;
|
|
|
|
|
|
|
|
// IORT
|
|
|
|
let mut iort = Sdt::new(*b"IORT", 124, 2, *b"CLOUDH", *b"CHIORT ", 1);
|
|
|
|
// Nodes: PCI Root Complex, ITS
|
|
|
|
// Note: We currently do not support SMMU
|
|
|
|
iort.write(36, (2u32).to_le());
|
|
|
|
iort.write(40, (48u32).to_le());
|
|
|
|
|
|
|
|
// ITS group node
|
|
|
|
iort.write(48, ACPI_IORT_NODE_ITS_GROUP as u8);
|
|
|
|
// Length of the ITS group node in bytes
|
|
|
|
iort.write(49, (24u16).to_le());
|
|
|
|
// ITS counts
|
|
|
|
iort.write(64, (1u32).to_le());
|
|
|
|
|
|
|
|
// Root Complex Node
|
|
|
|
iort.write(72, ACPI_IORT_NODE_PCI_ROOT_COMPLEX as u8);
|
|
|
|
// Length of the root complex node in bytes
|
|
|
|
iort.write(73, (52u16).to_le());
|
|
|
|
// Mapping counts
|
|
|
|
iort.write(80, (1u32).to_le());
|
|
|
|
// Offset from the start of the RC node to the start of its Array of ID mappings
|
|
|
|
iort.write(84, (32u32).to_le());
|
|
|
|
// Fully coherent device
|
|
|
|
iort.write(88, (1u32).to_le());
|
|
|
|
// CCA = CPM = DCAS = 1
|
|
|
|
iort.write(95, 3u8);
|
|
|
|
// Identity RID mapping covering the whole input RID range
|
|
|
|
iort.write(108, (0xffff_u32).to_le());
|
|
|
|
// id_mapping_array_output_reference should be
|
|
|
|
// the ITS group node (the first node) if no SMMU
|
|
|
|
iort.write(116, (48u32).to_le());
|
|
|
|
|
|
|
|
iort.update_checksum();
|
|
|
|
|
|
|
|
iort
|
|
|
|
}
|
|
|
|
|
2021-06-14 13:38:24 +00:00
|
|
|
fn create_viot_table(iommu_bdf: u32, devices_bdf: &[u32]) -> Sdt {
|
|
|
|
// VIOT
|
|
|
|
let mut viot = Sdt::new(*b"VIOT", 36, 0, *b"CLOUDH", *b"CHVIOT ", 0);
|
|
|
|
// Node count
|
|
|
|
viot.append((devices_bdf.len() + 1) as u16);
|
|
|
|
// Node offset
|
|
|
|
viot.append(48u16);
|
|
|
|
// VIOT reserved 8 bytes
|
|
|
|
viot.append_slice(&[0u8; 8]);
|
|
|
|
|
|
|
|
// Virtio-iommu based on virtio-pci node
|
|
|
|
viot.append(ViotVirtioPciNode {
|
|
|
|
type_: 3,
|
|
|
|
length: 16,
|
|
|
|
pci_segment: 0,
|
|
|
|
pci_bdf_number: iommu_bdf as u16,
|
|
|
|
..Default::default()
|
|
|
|
});
|
|
|
|
|
|
|
|
for device_bdf in devices_bdf {
|
|
|
|
viot.append(ViotPciRangeNode {
|
|
|
|
type_: 1,
|
|
|
|
length: 24,
|
|
|
|
endpoint_start: *device_bdf,
|
|
|
|
pci_segment_start: 0,
|
|
|
|
pci_segment_end: 0,
|
|
|
|
pci_bdf_start: *device_bdf as u16,
|
|
|
|
pci_bdf_end: *device_bdf as u16,
|
|
|
|
output_node: 48,
|
|
|
|
..Default::default()
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
|
|
|
viot
|
|
|
|
}
|
|
|
|
|
2019-08-22 10:18:48 +00:00
|
|
|
pub fn create_acpi_tables(
|
|
|
|
guest_mem: &GuestMemoryMmap,
|
2020-02-27 09:29:03 +00:00
|
|
|
device_manager: &Arc<Mutex<DeviceManager>>,
|
2019-12-06 15:25:57 +00:00
|
|
|
cpu_manager: &Arc<Mutex<CpuManager>>,
|
2020-01-10 16:11:32 +00:00
|
|
|
memory_manager: &Arc<Mutex<MemoryManager>>,
|
2020-09-04 09:26:43 +00:00
|
|
|
numa_nodes: &NumaNodes,
|
2019-08-22 10:18:48 +00:00
|
|
|
) -> GuestAddress {
|
2021-01-31 03:39:32 +00:00
|
|
|
let mut prev_tbl_len: u64;
|
|
|
|
let mut prev_tbl_off: GuestAddress;
|
2021-01-25 10:48:45 +00:00
|
|
|
let rsdp_offset = arch::layout::RSDP_POINTER;
|
2019-08-14 16:14:34 +00:00
|
|
|
let mut tables: Vec<u64> = Vec::new();
|
|
|
|
|
|
|
|
// DSDT
|
2020-01-10 16:11:32 +00:00
|
|
|
let dsdt = create_dsdt_table(device_manager, cpu_manager, memory_manager);
|
2021-03-25 15:57:27 +00:00
|
|
|
let dsdt_offset = rsdp_offset.checked_add(Rsdp::len() as u64).unwrap();
|
2019-08-14 16:14:34 +00:00
|
|
|
guest_mem
|
|
|
|
.write_slice(dsdt.as_slice(), dsdt_offset)
|
|
|
|
.expect("Error writing DSDT table");
|
|
|
|
|
|
|
|
// FACP aka FADT
|
2021-05-18 12:43:53 +00:00
|
|
|
let facp = create_facp_table(dsdt_offset);
|
2019-08-14 16:14:34 +00:00
|
|
|
let facp_offset = dsdt_offset.checked_add(dsdt.len() as u64).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(facp.as_slice(), facp_offset)
|
|
|
|
.expect("Error writing FACP table");
|
|
|
|
tables.push(facp_offset.0);
|
|
|
|
|
2019-08-19 16:28:35 +00:00
|
|
|
// MADT
|
2019-12-06 15:25:57 +00:00
|
|
|
let madt = cpu_manager.lock().unwrap().create_madt();
|
2019-08-19 16:28:35 +00:00
|
|
|
let madt_offset = facp_offset.checked_add(facp.len() as u64).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(madt.as_slice(), madt_offset)
|
|
|
|
.expect("Error writing MADT table");
|
|
|
|
tables.push(madt_offset.0);
|
2021-01-31 03:39:32 +00:00
|
|
|
prev_tbl_len = madt.len() as u64;
|
|
|
|
prev_tbl_off = madt_offset;
|
|
|
|
|
2021-07-30 06:50:54 +00:00
|
|
|
// PPTT
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
{
|
|
|
|
let pptt = cpu_manager.lock().unwrap().create_pptt();
|
|
|
|
let pptt_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(pptt.as_slice(), pptt_offset)
|
|
|
|
.expect("Error writing PPTT table");
|
|
|
|
tables.push(pptt_offset.0);
|
|
|
|
prev_tbl_len = pptt.len() as u64;
|
|
|
|
prev_tbl_off = pptt_offset;
|
|
|
|
}
|
|
|
|
|
2021-01-31 03:39:32 +00:00
|
|
|
// GTDT
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
{
|
|
|
|
let gtdt = create_gtdt_table();
|
|
|
|
let gtdt_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(gtdt.as_slice(), gtdt_offset)
|
|
|
|
.expect("Error writing GTDT table");
|
|
|
|
tables.push(gtdt_offset.0);
|
|
|
|
prev_tbl_len = gtdt.len() as u64;
|
|
|
|
prev_tbl_off = gtdt_offset;
|
|
|
|
}
|
2019-08-19 16:28:35 +00:00
|
|
|
|
2019-08-20 06:31:44 +00:00
|
|
|
// MCFG
|
2021-05-18 12:43:53 +00:00
|
|
|
let mcfg = create_mcfg_table();
|
2021-01-31 03:39:32 +00:00
|
|
|
let mcfg_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
2019-08-20 06:31:44 +00:00
|
|
|
guest_mem
|
|
|
|
.write_slice(mcfg.as_slice(), mcfg_offset)
|
|
|
|
.expect("Error writing MCFG table");
|
|
|
|
tables.push(mcfg_offset.0);
|
2021-01-31 06:27:01 +00:00
|
|
|
prev_tbl_len = mcfg.len() as u64;
|
|
|
|
prev_tbl_off = mcfg_offset;
|
|
|
|
|
|
|
|
// SPCR
|
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
{
|
|
|
|
let is_serial_on = device_manager
|
|
|
|
.lock()
|
|
|
|
.unwrap()
|
|
|
|
.get_device_info()
|
|
|
|
.clone()
|
|
|
|
.get(&(DeviceType::Serial, DeviceType::Serial.to_string()))
|
|
|
|
.is_some();
|
|
|
|
let serial_device_addr = arch::layout::LEGACY_SERIAL_MAPPED_IO_START;
|
|
|
|
let serial_device_irq = if is_serial_on {
|
|
|
|
device_manager
|
|
|
|
.lock()
|
|
|
|
.unwrap()
|
|
|
|
.get_device_info()
|
|
|
|
.clone()
|
|
|
|
.get(&(DeviceType::Serial, DeviceType::Serial.to_string()))
|
|
|
|
.unwrap()
|
|
|
|
.irq()
|
|
|
|
} else {
|
|
|
|
// If serial is turned off, add a fake device with invalid irq.
|
|
|
|
31
|
|
|
|
};
|
|
|
|
let spcr = create_spcr_table(serial_device_addr, serial_device_irq);
|
|
|
|
let spcr_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(spcr.as_slice(), spcr_offset)
|
|
|
|
.expect("Error writing SPCR table");
|
|
|
|
tables.push(spcr_offset.0);
|
|
|
|
prev_tbl_len = spcr.len() as u64;
|
|
|
|
prev_tbl_off = spcr_offset;
|
|
|
|
}
|
2019-08-20 06:31:44 +00:00
|
|
|
|
2020-08-31 13:35:19 +00:00
|
|
|
// SRAT and SLIT
|
2020-08-27 17:32:03 +00:00
|
|
|
// Only created if the NUMA nodes list is not empty.
|
2021-01-31 06:27:01 +00:00
|
|
|
if !numa_nodes.is_empty() {
|
2020-08-31 13:35:19 +00:00
|
|
|
// SRAT
|
2021-05-18 12:43:53 +00:00
|
|
|
let srat = create_srat_table(numa_nodes);
|
2021-01-31 06:27:01 +00:00
|
|
|
let srat_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
2020-08-27 17:32:03 +00:00
|
|
|
guest_mem
|
|
|
|
.write_slice(srat.as_slice(), srat_offset)
|
|
|
|
.expect("Error writing SRAT table");
|
|
|
|
tables.push(srat_offset.0);
|
|
|
|
|
2020-08-31 13:35:19 +00:00
|
|
|
// SLIT
|
2021-05-18 12:43:53 +00:00
|
|
|
let slit = create_slit_table(numa_nodes);
|
2020-08-31 13:35:19 +00:00
|
|
|
let slit_offset = srat_offset.checked_add(srat.len() as u64).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(slit.as_slice(), slit_offset)
|
|
|
|
.expect("Error writing SRAT table");
|
|
|
|
tables.push(slit_offset.0);
|
|
|
|
|
2021-01-31 06:27:01 +00:00
|
|
|
prev_tbl_len = slit.len() as u64;
|
|
|
|
prev_tbl_off = slit_offset;
|
2020-08-27 17:32:03 +00:00
|
|
|
};
|
|
|
|
|
2021-02-06 03:27:15 +00:00
|
|
|
#[cfg(target_arch = "aarch64")]
|
|
|
|
{
|
|
|
|
let iort = create_iort_table();
|
|
|
|
let iort_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(iort.as_slice(), iort_offset)
|
|
|
|
.expect("Error writing IORT table");
|
|
|
|
tables.push(iort_offset.0);
|
|
|
|
prev_tbl_len = iort.len() as u64;
|
|
|
|
prev_tbl_off = iort_offset;
|
|
|
|
}
|
|
|
|
|
2021-06-14 13:38:24 +00:00
|
|
|
// VIOT
|
|
|
|
if let Some((iommu_bdf, devices_bdf)) = device_manager.lock().unwrap().iommu_attached_devices()
|
|
|
|
{
|
|
|
|
let viot = create_viot_table(*iommu_bdf, devices_bdf);
|
|
|
|
|
|
|
|
let viot_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
|
|
|
guest_mem
|
|
|
|
.write_slice(viot.as_slice(), viot_offset)
|
|
|
|
.expect("Error writing VIOT table");
|
|
|
|
tables.push(viot_offset.0);
|
|
|
|
prev_tbl_len = viot.len() as u64;
|
|
|
|
prev_tbl_off = viot_offset;
|
|
|
|
}
|
|
|
|
|
2019-08-14 16:14:34 +00:00
|
|
|
// XSDT
|
2021-03-25 15:57:27 +00:00
|
|
|
let mut xsdt = Sdt::new(*b"XSDT", 36, 1, *b"CLOUDH", *b"CHXSDT ", 1);
|
2019-08-19 16:28:35 +00:00
|
|
|
for table in tables {
|
|
|
|
xsdt.append(table);
|
|
|
|
}
|
2019-08-14 16:14:34 +00:00
|
|
|
xsdt.update_checksum();
|
2021-02-06 03:27:15 +00:00
|
|
|
let xsdt_offset = prev_tbl_off.checked_add(prev_tbl_len).unwrap();
|
2019-08-14 16:14:34 +00:00
|
|
|
guest_mem
|
|
|
|
.write_slice(xsdt.as_slice(), xsdt_offset)
|
|
|
|
.expect("Error writing XSDT table");
|
|
|
|
|
|
|
|
// RSDP
|
2021-03-25 15:57:27 +00:00
|
|
|
let rsdp = Rsdp::new(*b"CLOUDH", xsdt_offset.0);
|
2019-08-14 16:14:34 +00:00
|
|
|
guest_mem
|
|
|
|
.write_slice(rsdp.as_slice(), rsdp_offset)
|
|
|
|
.expect("Error writing RSDP");
|
|
|
|
|
|
|
|
rsdp_offset
|
|
|
|
}
|